- 2. (30) Scaling. Consider the photomicrograph (a 32nm Intel Core i7-3960X). with (somewhat modified) characteristics as shown in the table below. Fill out the rest of the table to predict what a version of this chip might look like at 16nm under three scenarios: a) Dennard scaling, b) constant voltage scaling where we scale the clock, and c) constant voltage scaling where we artificially lower the clock rate so that the net chip power does not exceed 130W. Include in the Scale Factor columns the multiplier in terms of "S" you assumed when computing new values. Also: - The chip size does not change. If more space is made available because of the shrink, it must be filled with more cores. - The designs for the DDR3 memory channels and the PCIe lane logic do not change; neither does their area (they have to drive high capacitance Independent DDR3 Memory Core 4 Core 5 Core 6 Core 7 off chip loads so the effective transistor sizes don't change). Also power does not change with Vdd or clock. The amount of L3 cache data doubles, and the power of a block of cache scales as does a core | | | Den | nard | Constan | t Voltage | Constant V | , but Lower | |----------------------------|----------|--------|-------|---------|-----------|------------|-------------| | | | Scale | | Scale | | Scale | | | | Original | Factor | Value | Factor | Value | Factor | Value | | Feature size | 32 | a | 16 | γ | 16 | | 16 | | Die Area (mm2) | 390 | 1 | 390 | 1 | 390 | | 390 | | Vdd | 1.2 | 1/2 | 0.6 | 1. | 1.2 | | 1.2 | | Clock | 3.2 | 2 | 6.4 | 22 | 12.8 | | 1.2 | | Individual Core Area (mm2) | 20 | 1/4 | | 1/4 | 5 | | 5 | | L3 Cache Area (mm2) | 140 | 2x1/4 | 70 | | 70 | | 70 | | L3 Cache Data (MB) | 15 | 2 | 30 | | 30 | | 30 | | Number of Cores | 8 | | 46 | | 46 | | 46 | | Non Core or L3 Area (mm2) | 90 | 1 | 90 | | 90 | | 90 | | Chip Power (W) | 130 | | 166 | | 1174 | | 130 | | Core Power (W) | 12 | 1/4 | 3 | ょ | 24' | | 5-52 | | L3 Power (W) | 12 | 2x1/4 | 6 | 2.2 | 48 | | 4.5 | | Non Core or L3 Power (W) | 22 | | 22 | | 22 | | 22 | | Power Density (W/mm2) | 0.333 | | 0.426 | | 3.01 | | *333 | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | n Denhard | ChipPower | Chippowe | | |-----------------------------|------------|--------------------|------------| | L3 70 mm2 | 3×46 = 138 | cura 46x24 = 1104 | | | Non core 90 men | L3 6 | NOW 2L | | | 160 mm2 | NUNCORE 22 | 1174 | | | 390-160 = 230mm2 = | 166W - AU | | | | 5 mm/cons | 200001-0.7 | ١٢ | 10-21-44ED | | CONSTANT VOITUGE + FIXED CL | | 13 CACHE | FOURTE | | Power = 130 = 22 + | 46 x2x x 5 | (H) + (E) (EX) | 0=22+9 | | Ŧ | 3 324 | | | | Next Time add "compute cy | cles' 30 = | 22 + 86.256 + 3.75 | _ | 3. (30) Annotate the stick figure below to show as many design rules as possible (use the set of rules on book's inside cover).